

www.ijaar.co.in

ISSN – 2347-7075 Peer Reviewed Vol.10 No.1 Impact Factor – 7.328 Bi-Monthly



Vol.10 No.1

September – October 2022

## A Review SOC Design Issues And Its Applications

Ms. Neha Bhutada<sup>1</sup> & Dr. Archana Tukaram Bhise<sup>2</sup>

 <sup>1</sup>Ph.D. Research Scholar, Department of Computer Science, Shri. JJT University, Rajasthan, India
 <sup>2</sup>Professor & Research Guide, Department of Computer Science, Shri JJT University, Rajasthan, India.
 Corresponding Author – Ms. Neha Bhutada
 DOI - 10.5281/zenodo.8093336

#### Abstract:

The integrated circuit industry started using a new design process known as System on Chip (SOC) Design over the course of several years, during which time the complexity and cost of integrated circuits continued to rise as the geometry continued to shrink at an exponential pace. A system-on-a-chip, or SOC, is essentially an integrated circuit that integrates all of a system's components onto a single chip. They are manufactured with a wide variety of cores in the production process. Various design difficulties emerge as a consequence of the use of these various kinds of cores in conjunction with the growing complexity of integration, interfacing, and other verification tests at various levels of integration. In this research, an investigation of the design challenges faced during the creation of SOCs is presented.

Keywords: SOC, cores, IP

#### Introduction:

The semiconductor industry has made remarkable strides in recent years in increasing the density of very large-scale integrated (VLSI) circuits [1]. Design engineers have created new processes and procedures in order to handle the increasing complexity that is inherent in these huge chips. This was done so that they could stay up with the degrees of integration that are now accessible. The design of system-on-chip (also known as SoC) is one example of an evolving technique. In order for a SOC to be created such that it can give complete functionality for an application on an IC, distinct numerous stand alone VLSI designs need to be stitched together throughout the design process. They can be designed utilising an ASIC vendor design, in which case all of the components are produced by a single vendor; an integrated design, in which case some components are produced by the vendor, while others are obtained from other sources; or a desktop design, in which case all of the components are pieced together from various sources by a fables company [2,8]. These design methods are applicable to the design of SOCs, and they are quite successful.

of The integration additional devices into the system makes the design of the system more difficult and complicated. Despite the fact that the size is becoming smaller, it is important to remember crucial design considerations such as power consumption, LVS (Layout vs. Schematic), DRC (Design Rules Check). timing difficulties, design validation, and so on. In order to make the most of the new design technology, these factors need to be tuned. As a result of this mismatch, there are several design issues that develop. Issues like as power efficiency, design for test, and latency are included in this category. One such approach is design re-use. It is possible to repurpose the existing cores or intellectual property (IP) in order to save time and money while yet satisfying the demand in a timely way. The building blocks for new SOCs come from the designs of the SOCs that came before them. These reusable IP cores may include embedded processors, memory blocks, interface blocks, analogue blocks. and components that are responsible for application-specific processing operations [3,4].

#### **DESIGN ISSUES:**

#### **Power Consumption:**

It is challenging to deliver power to the growing number of integrated transistors on a single chip because of the limited space available. As a result, the system need to have great performance while using a minimal amount of electricity. This highlights the need of developing low-power systems, since the amount of power used is a crucial criterion. Because the rate at which power dissipation per transistor is decreasing is not keeping pace with the rate at which gate density is rising, the power density of future SoCs is expected to rise. Because of this, we need to cut down on the total power consumption of the system by adopting system architectural design rather of depending just on process technology [5].

#### Latency:

The memory wall refers to the ever-widening performance gap that may be seen between the speeds of the CPU and the memory. [4] Embedded memory are being included into the same chip as other components by the designers so that they may address this issue. In addition, as the number of components increases, it becomes much more challenging to provide the exact identical clock signals to each individual component at the same time. As we get farther along in the process of timing analysis and verification for the SOC, this becomes a significant problem with the design.

## Design for Verification:

One of the steps in the chip design flow that takes up the most time is the design for verification and for testing stage. Even a relatively little alteration to the circuit will force the designer to reevaluate the overall performance of the device as well as recheck the timing analysis of the circuit. The time required to validate a design increases when one billion components are packed onto a single chip. The codevelopment technique, also known as the use of both hardware and software design, is beneficial in that it helps reduce the amount of time spent on verification and testing. In addition, while creating SOCs, it is common practise to combine intellectual property (IP)components sourced from a variety of suppliers into a single platform. As a result, there is a pressing need to develop a comprehensive and efficient design approach for SOC.

#### Reconfigurable Logic:

Since quite some time ago, designers have been incorporating fieldprogrammable gate arrays (FPGA) into board-level designs. Some architectural designs begin to include logic operations and interconnects that are capable of being altered while the system is running in order to facilitate the production of highperformance, flexible platforms. The freedom to change the functionality of the SOC after manufacturing is provided by the addition of reconfigurable logic to the SOC. These designs have the ability to deliver improved performance and power economy while providing more flexibility as compared to programmable CPUs.

## Static Timing Analysis:

Because of the presence of numerous voltages, libraries may not be described at the precise voltage that we are using, which makes timing analysis far more difficult. The conclusion is that the design need to be capable of satisfying the temporal and power requirements for each and every mode and corner circumstance. Designers have the responsibility of ensuring that the appropriate level shifters, retention cells, and other design features have been precisely positioned for each of the various power domains. Additionally, they must verify that bulk and well connections have been made at the transistor level. These inspections may be automated with the use of tools developed by EDA companies[6].

#### Other Design Issues:

As was noted before, today's designers are increasingly turning to embedded memories that are incorporated on the same chip as the rest of the system. This makes it simpler to synchronise the memories with the system and removes the need for any additional hardware. There are several obstacles to overcome when Vol.10 No.1

attempting to strike a balance between power and efficiency. SRAM offers excellent performance, however flash memory is the most efficient option in terms of the amount of power it consumes. [4] In a similar fashion, many processors are also combined on the same chip, and we may boost the efficiency of the SOC by using а technique called parallel pipelining. When utilising an approach that allows for portability, a few extra design challenges might emerge. For example, aspect ratio mismatches, step sizes that rely on the layout, and core that is not netlisted. Problems with timing include clock redistribution, discrepancies in hard core width and spacing, differences in antenna rules, RC parasitic owing to chip layers, timing reverification, and circuit timing.

A variety of associations that have been formed to give recommendations for the design of cores and how to utilise them may provide a solution to these challenges, which can then be resolved. The Pinnacles Component Information Standards (PCIS) programme was developed by the Reusable Application-Specific Intellectual Developers (RAPID) Property organisation. The Electronic Component Information Exchange (ECIX) programme was developed by the Silicon Integration Initiative (Si2) organisation. The Embedded design core and test

specifications were developed by the Virtual socket Interface (VSI) Alliance.

## **Conclusion:**

**SOCs** becoming are more advanced in terms of their capabilities as VLSI technology continues to advance. These SOCs have a significant number of clock and power components, in addition to a huge number of IPs and memory. These kinds of multi-power domain SOCs complicated and present are new integration challenges due to the fact that many blocks have different operating modes at different voltages, different clock periods, and different duty cycles for each block depending on whether it is awake, asleep, or in the shutdown mode. We need to pay greater attention to the applications that govern the modes of operation, the required amount of power, and the minimum battery life [7]. The system-onchip architecture needs to take into account things like overall system performance, flexibility and scalability, power and thermal management, system partition (such as digital, analogue, onchip, or off-chip), architecture partition (such as between hardware and software), algorithm developments for emerging applications, and so on. [4] Although power gating and other strategies are useful in the modern world, it's possible that these methods won't be adequate for

# ISSN - 2347-7075

# IJAAR

many low-power SOCs used in IoT devices. We are required to consider in terms of design- for- power in terms of energy consumptions at all stages of design, including overall system/ application, architectural, power management, RTL, DFT, and physical implementation, in addition to technological and process improvements [7].

## **References:**

- [1]. V. Usha Rani, K. Omeswara Reddy "Microcontroller Managed Module For Automatic Ventilation Of Vehicle Interior" International Journal of Industrial Electronics and Electrical Engineering, ISSN:47- 6982 Volume-3, Issue-6, June-2015.
- [2]. Fazel Elahi, Rahman "Intelligent windshield for automotive vehicles" Computer and information technology (ICCIT),2014
- [3]. Mukul Joshi, Kaustubh Jogalekar,
  Dr. D.N.Sonawane, Vinayak
  Sagare, M.A.Joshi, "A Novel and
  Cost Effective Resistive Rain
  Sensor for Automatic Wiper
  Control : Circuit Modelling and
  Implementation",2013

- [4]. Rajesvari.R, Manoj.G, Angelin Ponrani.M "System on-Chip (SoC) for Telecommand System Design". International Journal of Advanced Research in Computer and Communication Engineering Vol. 2, Issue 3, March 2013.
- [5]. Mr. TR. Parthasarthy, Mr. N. Venkatkrishnan, Mr. K. Balmurugan, "Analysis of partitioning between ARM and FPGA on performance characteristics." ISBN NO.978-1-4673-2048-1, IEEE,2012.
- [6]. Dae Geun Lee, Se Myoung Jung , Myoung Seob Lim "System on Chip design of Embedded Controller for Car Black Box" Intelligent Vehicles Symposium Istanbul, Turkey, June 13-15,2007.
- [7]. Huang Jin "Embedded memory in system-on-chip design: architecture and prototype implementation"4-7 May 2003, ISSN : 0840-7789.
- [8]. Yen-Kuang Chen, S. Y. Kung
  "Trend and Challenge on Systemon-a-Chip Designs, "Journal of Signal Processing systems, Volume 53, Issue 1, pp 217–229, November 2008